Design and fabrication of quantum dot single electron transistors using scanning electron microscopy-based electron-beam nanolithogrphy
Quantum dot single-electron transistor (QD SET) is a nanoscale device operated at very low temperature. To fabricate QD SET operated at room temperature, QD must be fabricated in diameter of 10 nm. QD SET promises very small integrated circuits with ultralow-power consumption. In this research, a QD...
Saved in:
Main Author: | |
---|---|
Format: | Thesis |
Language: | English |
Subjects: | |
Online Access: | http://dspace.unimap.edu.my:80/xmlui/bitstream/123456789/22189/1/Page%201-24.pdf http://dspace.unimap.edu.my:80/xmlui/bitstream/123456789/22189/2/Full%20Text.pdf |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
id |
my-unimap-22189 |
---|---|
record_format |
uketd_dc |
spelling |
my-unimap-221892012-12-09T10:33:38Z Design and fabrication of quantum dot single electron transistors using scanning electron microscopy-based electron-beam nanolithogrphy Sutikno Prof. Dr. Uda Hashim Quantum dot single-electron transistor (QD SET) is a nanoscale device operated at very low temperature. To fabricate QD SET operated at room temperature, QD must be fabricated in diameter of 10 nm. QD SET promises very small integrated circuits with ultralow-power consumption. In this research, a QD SET was designed using ELPHY Quantum GDSII Editor and fabricated using top down method. The QD SET masks design consists of SET mask for source-drain formation, SET mask for point contact and SET mask for metal pad. In addition, side gate and QD were designed in the same layer as source-drain. QD SET was designed using GDSII Editor with the following dimension: source-drain (3 μm x 3 μm), QD (10-30 nm in diameter), tunnel barriers (8.365 nm in width), side gate (3 μm x 3 μm) and metal pad (20 μm x 10 μm). Silicon on insulator (SOI) was used as the starting material and e- beam lithography system was used to transfer masks patterns. Negative resist ma-N 2403 was used to fabricate source-drain, QD, side gate and metal pad. Whereas positive resist 495K PMMA was used to fabricate point contact. To fabricate QD, silicon was etched using inductively coupled plasma (ICP) etcher and its parameters were optimized. The optimum etch time is 75 s and the optimum oxygen flow rate is 28 sccm. The smallest possible QD etched using ICP etcher in this research is 63 nm. To shrink QD dimension, silicon QD was oxidized through pattern dependent oxidation (PADOX) process using rapid thermal processing (RTP) and furnace. In this research, oxidation time using RTP was optimized in the range of 5-30 s at 1000 °C. Etched silicon samples were oxidized using furnace at 1000 °C in the oxidation time range of 5-30 min. The oxygen flow rate and the nitrogen flow rate were both set at 1 l/min. SiO2-embedded-silicon was characterized using transmission electron microscopy (TEM). The dimensions of QDs in the range of 10-30 nm were achieved and the oxidation rate was optimized as well. The nano multi layers alignment was done using SEM-based e-beam lithography and platinum was used as nano mark. Universiti Malaysia Perlis 2009 Thesis en http://dspace.unimap.edu.my/123456789/22189 http://dspace.unimap.edu.my:80/xmlui/bitstream/123456789/22189/1/Page%201-24.pdf e28c119d9dcd60ce675a42ca62805ede http://dspace.unimap.edu.my:80/xmlui/bitstream/123456789/22189/2/Full%20Text.pdf ebd2d2a96d3b1f30e1345cd9b4636883 http://dspace.unimap.edu.my:80/xmlui/bitstream/123456789/22189/3/license.txt c56da3f7893cd750da0ed26f43569b78 Quantum dot single-electron transistor (QD SET) Transistor Nano devices ma-N 2403 PMMA 495 K School of Microelectronic Engineering |
institution |
Universiti Malaysia Perlis |
collection |
UniMAP Institutional Repository |
language |
English |
advisor |
Prof. Dr. Uda Hashim |
topic |
Quantum dot single-electron transistor (QD SET) Transistor Nano devices ma-N 2403 PMMA 495 K |
spellingShingle |
Quantum dot single-electron transistor (QD SET) Transistor Nano devices ma-N 2403 PMMA 495 K Sutikno Design and fabrication of quantum dot single electron transistors using scanning electron microscopy-based electron-beam nanolithogrphy |
description |
Quantum dot single-electron transistor (QD SET) is a nanoscale device operated at very low temperature. To fabricate QD SET operated at room temperature, QD must be fabricated in diameter of 10 nm. QD SET promises very small integrated circuits with ultralow-power consumption. In this research, a QD SET was designed using ELPHY Quantum GDSII Editor and fabricated using top down method. The QD SET masks design consists of SET mask for source-drain formation, SET mask for point contact and SET mask for metal pad. In addition, side gate and QD were designed in the same layer as source-drain. QD SET was designed using GDSII Editor with the following dimension: source-drain (3 μm x 3 μm), QD (10-30 nm in diameter), tunnel barriers (8.365 nm in width), side gate (3 μm x 3 μm) and metal pad (20 μm x 10 μm). Silicon on insulator (SOI) was used as the starting material and e- beam lithography system was used to transfer masks patterns. Negative resist ma-N 2403 was used to fabricate source-drain, QD, side gate and metal pad. Whereas positive resist 495K PMMA was used to fabricate point contact. To fabricate QD, silicon was etched using inductively coupled plasma (ICP) etcher and its parameters were optimized. The optimum etch time is 75 s and the optimum oxygen flow rate is 28 sccm. The smallest possible QD etched using ICP etcher in this research is 63 nm. To shrink QD dimension, silicon QD was oxidized through pattern dependent oxidation (PADOX) process using rapid thermal processing (RTP) and furnace. In this research, oxidation time using RTP was optimized in the range of 5-30 s at 1000 °C. Etched silicon samples were oxidized using furnace at 1000 °C in the oxidation time range of 5-30 min. The oxygen flow rate and the nitrogen flow rate were both set at 1 l/min. SiO2-embedded-silicon was characterized using transmission electron microscopy (TEM). The dimensions of QDs in the range of 10-30 nm were achieved and the oxidation rate was optimized as well. The nano multi layers alignment was done using SEM-based e-beam lithography and platinum was used as nano mark. |
format |
Thesis |
author |
Sutikno |
author_facet |
Sutikno |
author_sort |
Sutikno |
title |
Design and fabrication of quantum dot single electron transistors using scanning electron microscopy-based electron-beam nanolithogrphy |
title_short |
Design and fabrication of quantum dot single electron transistors using scanning electron microscopy-based electron-beam nanolithogrphy |
title_full |
Design and fabrication of quantum dot single electron transistors using scanning electron microscopy-based electron-beam nanolithogrphy |
title_fullStr |
Design and fabrication of quantum dot single electron transistors using scanning electron microscopy-based electron-beam nanolithogrphy |
title_full_unstemmed |
Design and fabrication of quantum dot single electron transistors using scanning electron microscopy-based electron-beam nanolithogrphy |
title_sort |
design and fabrication of quantum dot single electron transistors using scanning electron microscopy-based electron-beam nanolithogrphy |
granting_institution |
Universiti Malaysia Perlis |
granting_department |
School of Microelectronic Engineering |
url |
http://dspace.unimap.edu.my:80/xmlui/bitstream/123456789/22189/1/Page%201-24.pdf http://dspace.unimap.edu.my:80/xmlui/bitstream/123456789/22189/2/Full%20Text.pdf |
_version_ |
1747836774597525504 |