Low Power Design Of 8b/10b Encoder And 10b/8b Decoder Using Clock Gating Technique
8B/10B Encoder and 10B/8B Decoder can be found in most of the high transmission speed electronic application such as Serial ATA (SATA), Universal Serial Bus (USB) 3.0 and optical fiber applications. This is due to the DC balance, not more than five consecutive bits which leads to reliable clock reco...
Saved in:
Main Author: | |
---|---|
Format: | Thesis |
Language: | English |
Published: |
2017
|
Subjects: | |
Online Access: | http://eprints.usm.my/39575/1/ONG_JI_XIAN_24_Pages.pdf |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
id |
my-usm-ep.39575 |
---|---|
record_format |
uketd_dc |
spelling |
my-usm-ep.395752019-04-12T05:25:07Z Low Power Design Of 8b/10b Encoder And 10b/8b Decoder Using Clock Gating Technique 2017 Ong, Ji Xian TK1-9971 Electrical engineering. Electronics. Nuclear engineering 8B/10B Encoder and 10B/8B Decoder can be found in most of the high transmission speed electronic application such as Serial ATA (SATA), Universal Serial Bus (USB) 3.0 and optical fiber applications. This is due to the DC balance, not more than five consecutive bits which leads to reliable clock recovery and easiness of error detection of the encoded data. Due to the market demand of portable devices, the low power design become one of the critical design concern of electronic circuit. Since 8B/10B Encoder will be using in the high speed data transferring components, low power design of the encoder will be needed by the market. In this project two implementation of 8B/10B Encoder and 10B/8B Decoder are designed and implement with clock gating circuit. The logical implementation method is designed from finding the boolean logic of every output, while behavioral implementation method is designed by only behavioral of the encoder/decoder. All the circuits were designed with Verilog Hardware Description Language (HDL) and simulated with ModelSim. The clock gating circuit is simple, easy to be implemented to the circuit and effectively reduce the clock activity, eventually reduced the dynamic power of the circuit. The power analysis is done under 20 MHz and 200 MHz clock frequencies with the help of Xilinx Power Analysis Tool. At 20 MHz, 38.24 % of the hierarchy power has been reduced for clock gated 8B/10B Encoder and 8.33 % reduction for clock gated 10B/8B Decoder. At 200 MHz, 45.28 % of the hierarchy power has been reduced for clock gated 8B/10B Encoder and 8.47 % reduction for clock gated 10B/8B Decoder. 2017 Thesis http://eprints.usm.my/39575/ http://eprints.usm.my/39575/1/ONG_JI_XIAN_24_Pages.pdf application/pdf en public masters Universiti Sains Malaysia Pusat Pengajian Kejuruteraan Elektrik dan Elektronik |
institution |
Universiti Sains Malaysia |
collection |
USM Institutional Repository |
language |
English |
topic |
TK1-9971 Electrical engineering Electronics Nuclear engineering |
spellingShingle |
TK1-9971 Electrical engineering Electronics Nuclear engineering Ong, Ji Xian Low Power Design Of 8b/10b Encoder And 10b/8b Decoder Using Clock Gating Technique |
description |
8B/10B Encoder and 10B/8B Decoder can be found in most of the high transmission speed electronic application such as Serial ATA (SATA), Universal Serial Bus (USB) 3.0 and optical fiber applications. This is due to the DC balance, not more than five consecutive bits which leads to reliable clock recovery and easiness of error detection of the encoded data. Due to the market demand of portable devices, the low power design become one of the critical design concern of electronic circuit. Since 8B/10B Encoder will be using in the high speed data transferring components, low power design of the encoder will be needed by the market. In this project two implementation of 8B/10B Encoder and 10B/8B Decoder are designed and implement with clock gating circuit. The logical implementation method is designed from finding the boolean logic of every output, while behavioral implementation method is designed by only behavioral of the encoder/decoder. All the circuits were designed with Verilog Hardware Description Language (HDL) and simulated with ModelSim. The clock gating circuit is simple, easy to be implemented to the circuit and effectively reduce the clock activity, eventually reduced the dynamic power of the circuit. The power analysis is done under 20 MHz and 200 MHz clock frequencies with the help of Xilinx Power Analysis Tool. At 20 MHz, 38.24 % of the hierarchy power has been reduced for clock gated 8B/10B Encoder and 8.33 % reduction for clock gated 10B/8B Decoder. At 200 MHz, 45.28 % of the hierarchy power has been reduced for clock gated 8B/10B Encoder and 8.47 % reduction for clock gated 10B/8B Decoder. |
format |
Thesis |
qualification_level |
Master's degree |
author |
Ong, Ji Xian |
author_facet |
Ong, Ji Xian |
author_sort |
Ong, Ji Xian |
title |
Low Power Design Of 8b/10b Encoder And 10b/8b Decoder Using Clock Gating Technique |
title_short |
Low Power Design Of 8b/10b Encoder And 10b/8b Decoder Using Clock Gating Technique |
title_full |
Low Power Design Of 8b/10b Encoder And 10b/8b Decoder Using Clock Gating Technique |
title_fullStr |
Low Power Design Of 8b/10b Encoder And 10b/8b Decoder Using Clock Gating Technique |
title_full_unstemmed |
Low Power Design Of 8b/10b Encoder And 10b/8b Decoder Using Clock Gating Technique |
title_sort |
low power design of 8b/10b encoder and 10b/8b decoder using clock gating technique |
granting_institution |
Universiti Sains Malaysia |
granting_department |
Pusat Pengajian Kejuruteraan Elektrik dan Elektronik |
publishDate |
2017 |
url |
http://eprints.usm.my/39575/1/ONG_JI_XIAN_24_Pages.pdf |
_version_ |
1747820759886069760 |