Design of low power high speed digital vedic multiplier using 13T hybrid full adder
The increment of demand for battery operated portable devices has laid emphasis on the development of low power multiplier and high performance systems. Multiplier is omnipresent in most common circuits; and adders act as the main block for the multiplier to operate. Performance of full adder had di...
محفوظ في:
المؤلف الرئيسي: | Lee, Shing Jie |
---|---|
التنسيق: | أطروحة |
اللغة: | English English English |
منشور في: |
2018
|
الموضوعات: | |
الوصول للمادة أونلاين: | http://eprints.uthm.edu.my/428/1/24p%20LEE%20SHING%20JEE.pdf http://eprints.uthm.edu.my/428/2/LEE%20SHING%20JIE%20COPYRIGHT%20DECLARATION.pdf http://eprints.uthm.edu.my/428/3/LEE%20SHING%20JIE%20WATERMARK.pdf |
الوسوم: |
إضافة وسم
لا توجد وسوم, كن أول من يضع وسما على هذه التسجيلة!
|
مواد مشابهة
-
Design and Implementation of Low Power and High Performance 4 Bit Carry Lookahead Full Adder Using Finfet Technology
بواسطة: Lim, Nguk Jie
منشور في: (2015) -
Design Of Power Efficient Pass Transistor Logic Based Full Adder Circut For Digital Finite Impluse Response Filter
بواسطة: Subramaniam, Shahmini
منشور في: (2019) -
Design of low-power multiplexer-based adders for digital infinite impulse response filter
بواسطة: Murthy, G. Ramana
منشور في: (2012) -
Design of High-Speed Multiplier with Optimised Builtinself-Test
بواسطة: Wan Hasan, Wan Zuha
منشور في: (2000) -
Integrated circuit design of a multiplier-accumulator for convolutional neural network based on carry-save adder architecture
بواسطة: Lee, Mei Xiang
منشور في: (2022)