Thermal-safe system-on-chip test scheduling using dynamic voltage and frequency scaling
Designing integrated circuits (ICs) has become more challenging when fabrication technology scales down. Overheating has been acknowledged as a major issue in testing due to high power consumption of a chip during test. A direct consequence of the increasing power density is the increasing junction...
Saved in:
Main Author: | Hassan, Hasliza |
---|---|
Format: | Thesis |
Language: | English |
Published: |
2018
|
Subjects: | |
Online Access: | http://eprints.utm.my/id/eprint/102249/1/HaslizaHassanPSKE2018.pdf |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
Similar Items
-
Network-on-chip non-preemptive test scheduling
by: Mispan, Mohd. Syafiq
Published: (2010) -
Testing and debugging mechanisms for network-on-chip
by: Rajagopal , R. Selvakumar
Published: (2009) -
Improved design of on-chip resistor for radio frequency application
by: Goon, Weng Wong
Published: (2008) -
Network-on-chip fault detection and router self-test
by: Wan Sallehuddin, Wan Mohd. Amir Haris
Published: (2014) -
Clustered two-dimensional mesh topology for large-scale network-on-chip architecture
by: Baboli, Mehdi
Published: (2017)