Thermal-safe system-on-chip test scheduling using dynamic voltage and frequency scaling
Designing integrated circuits (ICs) has become more challenging when fabrication technology scales down. Overheating has been acknowledged as a major issue in testing due to high power consumption of a chip during test. A direct consequence of the increasing power density is the increasing junction...
محفوظ في:
المؤلف الرئيسي: | Hassan, Hasliza |
---|---|
التنسيق: | أطروحة |
اللغة: | English |
منشور في: |
2018
|
الموضوعات: | |
الوصول للمادة أونلاين: | http://eprints.utm.my/id/eprint/102249/1/HaslizaHassanPSKE2018.pdf |
الوسوم: |
إضافة وسم
لا توجد وسوم, كن أول من يضع وسما على هذه التسجيلة!
|
مواد مشابهة
-
Network-on-chip non-preemptive test scheduling
بواسطة: Mispan, Mohd. Syafiq
منشور في: (2010) -
Testing and debugging mechanisms for network-on-chip
بواسطة: Rajagopal , R. Selvakumar
منشور في: (2009) -
Improved design of on-chip resistor for radio frequency application
بواسطة: Goon, Weng Wong
منشور في: (2008) -
Network-on-chip fault detection and router self-test
بواسطة: Wan Sallehuddin, Wan Mohd. Amir Haris
منشور في: (2014) -
Clustered two-dimensional mesh topology for large-scale network-on-chip architecture
بواسطة: Baboli, Mehdi
منشور في: (2017)