Test vectors reductoin for integrated circuit testing using horizontal hamming distance
In testing digital combinational logic for stuck-at faults, it is required to determine the most appropriate test sequence needed to detect the required number of possible faults. The exhaustive test pattern generation method is the simplest approach to implement as it produces test patterns consist...
Saved in:
Main Author: | Alamgir, Arbab |
---|---|
Format: | Thesis |
Language: | English |
Published: |
2016
|
Subjects: | |
Online Access: | http://eprints.utm.my/id/eprint/77590/1/ArbabAlamgirMFKE2016.pdf |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
Scalable diversified antirandom test pattern generation with improved fault coverage for black-box circuit testing
by: Alamgir, Arbab
Published: (2022) -
Improving on board integrated circuits testing using one shared test access port and single bidirectional test data line
by: Salim Ahmad, Jayousi
Published: (2015) -
Random power supply as a test vector to expose soft defects in CMOS digital circuits
by: Kamisian, Izam
Published: (2000) -
Modified pattern generator of built-in self test for sequential circuits with reduced test time
by: Muhamad Amin, Muhamad Ridzuan Radin
Published: (2011) -
Digital modelling test technique for mixed mode circuits
by: Leong, Mun Hon
Published: (2005)