Arithmetic logic unit design for silicon nanowire field-effect transistors logic
As dimensions of conventional planar metal-oxide-semiconductor field effect transistor (MOSFET) are reduced, it cause a lot challenging issue such as short-channel effects (SCEs), scaling of gate oxide thickness and increase power consumption. Multigate such as double gate, tri-gate, surrounding gat...
Saved in:
Main Author: | Mohd. Munir Zahari, Nor Hafizah |
---|---|
Format: | Thesis |
Language: | English |
Published: |
2015
|
Subjects: | |
Online Access: | http://eprints.utm.my/id/eprint/78312/1/NorHafizahMohdMunirZahariMFKE20151.pdf |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
Design And Characterization Of Silicon Nanowire Transistor And Logic Nanowire Inverter Circuits
by: Naif, Yasir Hashim
Published: (2013) -
Optimization of n-channel silicon nanowire field effect transistor using Taguchi method
by: Wahab, Nurul Eryana
Published: (2018) -
Silicon nanowire field-effect transistor (SiNWFET) and its circuit level performance
by: Bahador, Siti Norazlin
Published: (2014) -
Modeling the effects of phonon scattering in carbon nanotube and silicon nanowire field-effect transistors
by: Chin, Huei Chaeng
Published: (2015) -
P-type silicon nanowire transistor modeling and simulation
by: Fallahpour, Amir Hossein
Published: (2009)