A parallel built-in self-test design for photon counting array
Test module’s architectures and methodologies that would maximize test capability to filter out faulty chip after fabrication is highly demanded for chip cost reduction. A high-speed frequency Built-in Self-test (BIST) module is playing an increasingly large part in overall efficiency and quality of...
Saved in:
Main Author: | Png, Ricky Keh Jing |
---|---|
Format: | Thesis |
Language: | English |
Published: |
2022
|
Subjects: | |
Online Access: | http://eprints.utm.my/id/eprint/99566/1/PngKehJingMSKE2022.pdf |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
The design of 16X1 array photon counting circuit with brent-kung adder optimization
by: Mohammed Ndottiwa, Abubakar
Published: (2020) -
Design and characterization of 8×1 photon counting array in 0.13 μm CMOS technology at 1 GHz
by: Tan, Yi Quan
Published: (2020) -
Verilog design of input/output processor with built-in-self-test
by: Goh, Keng Hoo
Published: (2007) -
Modified pattern generator of built-in self test for sequential circuits with reduced test time
by: Muhamad Amin, Muhamad Ridzuan Radin
Published: (2011) -
The design and simulation of 8×1 passively quenched single photon avalanche diode (SPAD) array
by: Mohamed Eusoff, Azman
Published: (2013)